Paper
11 August 1999 Defect reduction methodologies for damascene interconnect process development
Andrew Skumanich, Man-Ping Cai
Author Affiliations +
Abstract
A critical aspect of interconnect process development is identifying and eliminating yield impacting defects. A methodology is described which has been implemented at Applied Materials to utilize wafer metrology tools to drive process development for advanced interconnect fabrication. The methodology is based on a patterned wafer inspection tool, the WF736Duo, combined with a high throughput defect- review SEM with automatic defect classification, the SEMVision. This combination is tools facilitates defect sourcing and elimination. The requirements for defect reduction are increased since defects can result from both the levels and the interaction between levels. A full-flow Cu damascene interconnect process is examined from oxide deposition to final electrical test to establish inspection strategies for defect reduction. The inspection points for optimal defect reduction are identified based on e-test determination of yield limiting defects. The WF736 was utilized to capture a wide range of defects at the various processing steps. The progression of the defects is tracked to the final e-test point. This tracking both establishes the key defect types and facilitates defect sourcing. Further, the unique ability of the WF736 to segregate defects during the inspection with no loss in throughput, along with the SEMVision ADC analysis, allowed for faster defect sourcing.
© (1999) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Andrew Skumanich and Man-Ping Cai "Defect reduction methodologies for damascene interconnect process development", Proc. SPIE 3883, Multilevel Interconnect Technology III, (11 August 1999); https://doi.org/10.1117/12.360575
Lens.org Logo
CITATIONS
Cited by 5 scholarly publications.
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Inspection

Copper

Semiconducting wafers

Chemical mechanical planarization

Wafer inspection

Oxides

Defect inspection

Back to Top