Paper
30 March 2004 Sub-5.5 FO4 delay CMOS 64-bit domino/threshold logic adder design
Author Affiliations +
Proceedings Volume 5274, Microelectronics: Design, Technology, and Packaging; (2004) https://doi.org/10.1117/12.524776
Event: Microelectronics, MEMS, and Nanotechnology, 2003, Perth, Australia
Abstract
This paper presents the design of a CMOS 64-bit adder using threshold logic gates based on Logical Effort (LE) transistor level delay estimation. The adder is a hybrid design, consisting of domino logic and the recently proposed Charge Recycling Threshold Logic (CRTL). The delay evaluation is based LE modeling of the delay of the domino and CRTL gates. From the initial estimations, the 8-bit sparse carry look-ahead/carry-select scheme has a delay of less than 5.5 FO4 (fan-out-of-four inverter delay), which is more than 1 FO4 delay faster than any previously published domino design.
© (2004) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Peter Celinski, Sorin Dan Cotofana, Said F. Al-Sarawi, and Derek Abbott "Sub-5.5 FO4 delay CMOS 64-bit domino/threshold logic adder design", Proc. SPIE 5274, Microelectronics: Design, Technology, and Packaging, (30 March 2004); https://doi.org/10.1117/12.524776
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Logic

Capacitance

Transistors

Capacitors

Picosecond phenomena

Logic devices

Bismuth

RELATED CONTENT

Self-timed adder performance and area modeling
Proceedings of SPIE (October 26 2004)
Temperature impact on multiple-input CMOS gates delay
Proceedings of SPIE (May 10 2007)
Optimization of spanning tree adders
Proceedings of SPIE (August 25 2006)

Back to Top