In this paper we present a hotspot detection and removal/prevention flow. The flow uses Cadence Design System’s manufacturing modeling methodology that predicts feature scale, within chip, and wafer level topography. The modeling methodology takes into account etch depth, deposition, and CMP variations across multiple levels in the design, and across multiple process steps within a given design level. |
ACCESS THE FULL ARTICLE
No SPIE Account? Create one
Chemical mechanical planarization
Manufacturing
Data modeling
Calibration
Copper
Semiconducting wafers
Back end of line